Info: Starting: Create simulation model Info: qsys-generate /home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash.qsys --simulation=VHDL --allow-mixed-language-simulation --output-directory=/home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/simulation --family="MAX 10" --part=10M16SCU169C8G Progress: Loading build_10M16_monov2/flash.qsys Progress: Reading input file Progress: Adding onchip_flash_0 [altera_onchip_flash 23.1] Progress: Parameterizing module onchip_flash_0 Progress: Building connections Progress: Parameterizing connections Progress: Validating Progress: Done reading input file Info: flash: Generating flash "flash" for SIM_VHDL Info: onchip_flash_0: "flash" instantiated altera_onchip_flash "onchip_flash_0" Info: flash: Done "flash" with 2 modules, 5 files Info: qsys-generate succeeded. Info: Finished: Create simulation model Info: Starting: Create Modelsim Project. Info: sim-script-gen --spd=/home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/flash.spd --output-directory=/home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/simulation/ --use-relative-paths=true Info: Doing: ip-make-simscript --spd=/home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/flash.spd --output-directory=/home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/simulation/ --use-relative-paths=true Info: Generating the following file(s) for VCSMX simulator in /home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/simulation/ directory: Info: synopsys/vcsmx/synopsys_sim.setup Info: synopsys/vcsmx/vcsmx_setup.sh Info: Generating the following file(s) for MODELSIM simulator in /home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/simulation/ directory: Info: mentor/msim_setup.tcl Info: Generating the following file(s) for XCELIUM simulator in /home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/simulation/ directory: Info: xcelium/cds.lib Info: xcelium/hdl.var Info: xcelium/xcelium_setup.sh Info: 1 .cds.lib files in xcelium/cds_libs/ directory Info: Skipping VCS script generation since VHDL file $QUARTUS_INSTALL_DIR/eda/sim_lib/altera_syn_attributes.vhd is required for simulation Info: Generating the following file(s) for RIVIERA simulator in /home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/simulation/ directory: Info: aldec/rivierapro_setup.tcl Info: For information on how to simulate your IP, see the explanatory comments in the simulator-specific subdirectories under /home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/simulation/. Info: Regenerate these scripts whenever you make any change to any Quartus-generated IP in your project. Info: Finished: Create Modelsim Project. Info: Starting: Create block symbol file (.bsf) Info: qsys-generate /home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash.qsys --block-symbol-file --output-directory=/home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash --family="MAX 10" --part=10M16SCU169C8G Progress: Loading build_10M16_monov2/flash.qsys Progress: Reading input file Progress: Adding onchip_flash_0 [altera_onchip_flash 23.1] Progress: Parameterizing module onchip_flash_0 Progress: Building connections Progress: Parameterizing connections Progress: Validating Progress: Done reading input file Info: qsys-generate succeeded. Info: Finished: Create block symbol file (.bsf) Info: Info: Starting: Create HDL design files for synthesis Info: qsys-generate /home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash.qsys --synthesis=VHDL --output-directory=/home/markw/fpga/svn/repo/trunk/atari_800xl/atari_chips/pokeyv2/build_10M16_monov2/flash/synthesis --family="MAX 10" --part=10M16SCU169C8G Progress: Loading build_10M16_monov2/flash.qsys Progress: Reading input file Progress: Adding onchip_flash_0 [altera_onchip_flash 23.1] Progress: Parameterizing module onchip_flash_0 Progress: Building connections Progress: Parameterizing connections Progress: Validating Progress: Done reading input file Info: flash: Generating flash "flash" for QUARTUS_SYNTH Info: onchip_flash_0: Generating top-level entity altera_onchip_flash Info: onchip_flash_0: "flash" instantiated altera_onchip_flash "onchip_flash_0" Info: flash: Done "flash" with 2 modules, 7 files Info: qsys-generate succeeded. Info: Finished: Create HDL design files for synthesis