Activity
From 04/18/2016 to 05/17/2016
05/17/2016
04/28/2016
- 10:35 PM Revision 453 (repo2): Plugged in the sram model to check timings
- 10:34 PM Revision 452 (repo2): Need to review further, but these changes seem to bring the 65816 core to life somewhat
04/23/2016
- 03:28 PM Revision 451 (repo2): Added testbenches. Do not respond to bus cycles that do not target the cart
04/22/2016
- 11:11 PM Revision 450 (repo2): sram model for tb
- 10:28 PM Revision 449 (repo2): Moved memory timing bridge inside slave_timing, its an internal detail really
04/21/2016
- 11:02 PM Revision 448 (repo2): Adjusted delays and verified in sim
- 10:02 PM Revision 447 (repo2): Trivial but important fixes, thanks to quartus warnings
- 09:55 PM Revision 446 (repo2): 70ns accuracy is not enough for reliable Atari bus sampling, use faster clock we are already using for sram
04/19/2016
- 11:13 PM Revision 445 (repo2): Register bus_data before we write it
- 11:13 PM Revision 444 (repo2): Fixed c0 decode and made more explicit
04/18/2016
Also available in: Atom